# TINY (A Very Small Computer)

# Instruction Set Architecture Reference Manual

Revision
January 1, 2023

The TINY machine is a very small simple computer designed to teach the basics of computer architecture and machine instruction level programming. The basic components of the machine are:

#### CPU

The CPU consists of a basic ALU capable of performing arithmetic and logic operations on 16-bit words.

#### Registers

The TINY machine contains sixteen general purpose 16-bit registers: R0, R1, ..., R15. The machine uses R15 for the stack pointer (SP).

A 16-bit program counter (PC) contains the address of the next instruction to be executed.

A Program Status Word (PSW) contains three flags (Zero, Negative, and Carry) used to indicate properties of the last arithmetic or logical operation.

### Memory

The TINY machine is a stored program computer so the main memory is used for code as well as data. The memory holds of 64K (65535) bytes of data.

TINY is a *little endian* machine, so 16-bit quantities are stored in memory with the least signifiant byte at the lower address.

### Input/Output

The TINY machine has some very basic I/O capabilities that allow a single character to be read from standard input or written to standard output.

### **Memory Usage**

A stack pointer (SP) register contains the address of the top of the runtime stack. The stack grows down from the highest memory address (0xFFFF) towards lower addresses. The runtime stack is used to keep track of the return location for method calls (by the CALL and RET instructions) as well as for the parameters passing and local variables.

Static (global) data is usually placed between the code and the runtime call stack as shown in the diagram below.

| Address | Usage               |
|---------|---------------------|
| FFFF    |                     |
| FFFE    | Runtime stack       |
|         |                     |
| SP ->   | Top of stack        |
|         | Data                |
| PC ->   | Code (instructions) |
| 0001    |                     |
| 0000    | Start of program    |

### Instructions

Most TINY instructions are single word which includes both the opcode and the operands. A few instructions are two word instructions with the second byte containing an operand (typically a memory address).

#### **Data Transfer**

These instructions move data between the main memory and the general purpose registers. The load (LB/LW) and store (STB/STW) instructions use a second instruction word to specify the memory address that is to be read/written. These instructions do not modify the Flags register

#### **Arithmetic**

These instructions perform the basic arithmetic operations using the general purpose registers as operands. Flags are set to indicate the status of the arithmetic operation (zero, negative, carry/overflow).

### Logic

These instructions perform basic logic operations using the general purpose registers as operands. The logic operation is performed separately on each of the 16 bits in the register(s). Flags are set to indicate the status of the operation (zero, negative).

#### **Branch**

These instructions alter the sequence in which instructions are executed allowing for conditional execution and looping. Most of the branch instructions use a second instruction word to specify the address of the next instruction to be executed (if the branch condition is satisfied).

#### **Formats**

Instructions consist of an opcode (operation) and up to three operands which are encoded in the various formats described below.

| OP  | Just the opcode (bits 015) and no operands                                                                           |
|-----|----------------------------------------------------------------------------------------------------------------------|
| X   | An opcode encoded in bits 015 and a 16-bit immediate operand in the second word                                      |
| R   | A single register operand encoded in bits 03 The opcode is encoded in bits 415                                       |
| RX  | A register encoded in bits 03 and a 16-bit immediate operand in the second word The opcode is encoded in bits 415    |
| RR  | A pair of registers encoded in bits 03 and 47 The opcode is encoded in bits 815                                      |
| IR  | A register encoded in bits 03 and an unsigned immediate operand encoded in bits 47 The opcode is encoded in bits 815 |
| RRR | Three registers encoded in bits 03, 47 and 811 The opcode is encoded in bits 1215                                    |

### **Timing**

Instructions take various amounts of time (clock cycles) to execute which typically depends on just the number of memory references (a few like DIV take longer). The timing for each instruction is given in the description for each opcode.

## TINY Data Transfer Instructions

## **Move Register**

MOV

MOV 
$$r_s$$
,  $r_t$ 

The contents of the register  $r_s$  is copied to register  $r_t$ .

$$r_t \leftarrow r_s$$



Bytes: 2

Cycles: 2

Flags: none

Opcode: 01xx Format: RR

#### **Data Transfer Instructions**

Load Quick LDQ

LDQ r, value

The unsigned 4-bit immediate value is copied into register r. The most significant 12 bits of the register are cleared.

$$r[0..3] \leftarrow \text{value}$$
  
 $r[4..15] \leftarrow 0$ 

| 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1 |   | val | ue |   |   | r |   |   |
|----|----|----|----|----|----|---|---|---|-----|----|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: none

Opcode: 03xx

## TINY Data Transfer Instructions

### **Load Immediate**

LI

Ll r, value

The 16-bit immediate value contained in the second word of the instruction is copied into register r.

 $r \leftarrow \text{value}$ 



Bytes: 4

Cycles: 4

Flags: none

Opcode: 001x

#### **Data Transfer Instructions**

Load Byte LB

LB r, address

The byte at the memory location given by the second word of the instruction is copied into the low order byte of register r and the high order byte of register r is set to zero.

$$r[0..7] \leftarrow (address)$$
  
 $r[8..15] \leftarrow 0$ 



Bytes: 4

Cycles: 5

Flags: none

Opcode: 002x

#### **Data Transfer Instructions**

Load Word LW

LW r, address

The byte at the memory location given by the second word of the instruction is copied into the low order byte of register r. The contents of the next memory location is copied into the high order byte of register r.

$$r[0..7] \leftarrow (address)$$
  
 $r[8..15] \leftarrow (address + 1)$ 

| 0  | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 1 |   | r |   |   |
|----|---------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | address |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 15 | 14      | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

Bytes: 4

Cycles: 6

Flags: none

Opcode: 003x

#### **Data Transfer Instructions**

Store Byte STB

STB r, address

The low order byte of register r is stored at the memory location given by the second word of the instruction.

$$(address) \leftarrow r[0..7]$$



Bytes: 4

Cycles: 5

Flags: none

Opcode: 004x

Store Word STW

STW r, address

The low order byte of register r is stored at the memory location given by the second word of the instruction. The high order bye of register r is stored at the next memory location.

$$(address) \leftarrow r[0..7]$$
  
 $(address + 1) \leftarrow r[8..15]$ 



Bytes: 4 Cycles: 6

Flags: none

Opcode: 005x Format: RX

## TINY Data Transfer Instructions

## **Load Byte Indirect**

**LBX** 

LBX 
$$r, r_x$$
, offset

The byte at the memory address given by adding the 4-bit unsigned immediate offset to the contents of register  $r_x$  is copied into the low byte of register r. The high order byte of register r is set to zero.

$$r[0..7] \leftarrow (r_x + \text{offset})$$
  
 $r[8..15] \leftarrow 0$ 

| 0  | 0  | 0  | 1  |    | offs | et |   |   | r <sub>x</sub> |   |   |   | r |   |   |
|----|----|----|----|----|------|----|---|---|----------------|---|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10   | 9  | 8 | 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 3

Flags: none

Opcode: 1xxx

#### **Data Transfer Instructions**

### **Load Word Indirect**

**LWX** 

LWX 
$$r, r_x$$
, offset

The byte at the memory address given by adding the 4-bit unsigned immediate offset to the contents of register  $r_x$  is copied into the low byte of register r. The byte at the memory next memory location is copied into the high order byte of register r.

$$r[0..7] \leftarrow (r_x + \text{offset})$$
  
 $r[8..15] \leftarrow (r_x + \text{offset} + 1)$ 

|   | 0  | 0  | 1  | 0  |    | offs | et |   |   | $r_{x}$ |   |   |   | r |   |   |
|---|----|----|----|----|----|------|----|---|---|---------|---|---|---|---|---|---|
| Ī | 15 | 14 | 13 | 12 | 11 | 10   | 9  | 8 | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 4

Flags: none

Opcode: 2xxx Format: IRR

#### **Data Transfer Instructions**

## **Store Byte Indirect**

**STBX** 

STBX  $r, r_x$ , offset

The contents of the low order byte of register r is stored at the memory address given by adding the 4-bit unsigned immediate offset to the contents of register  $r_x$ .

$$(r_x + \text{offset}) \leftarrow r[0..7]$$

| 0  | 0  | 1  | 1  |    | offs | et |   |   | r <sub>x</sub> |   |   |   | r |   |   |
|----|----|----|----|----|------|----|---|---|----------------|---|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10   | 9  | 8 | 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 3

Flags: none

Opcode: 3xxx

### **Store Word Indirect**

**STWX** 

STWX r,  $r_x$ , offset

The contents of the low order byte of register r is stored at the memory address given by adding the 4-bit unsigned immediate offset to the contents of register  $r_x$ . The contents of the high order byte of register r is stored at the next memory location.

$$(r_x + \text{offset}) \leftarrow r[0..7]$$
  
 $(r_x + \text{offset} + 1) \leftarrow r[8..15]$ 

| 0  | 1  | 0  | 0  |    | offs | et |   |   | $r_{x}$ |   |   |   | r |   |   |
|----|----|----|----|----|------|----|---|---|---------|---|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10   | 9  | 8 | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 4

Flags: none

Opcode: 4xxx

#### **Data Transfer Instructions**

## **Push Register**

**PUSH** 

PUSH r

The contents of register r is pushed onto the runtime stack.

$$(SP-1) \leftarrow r[8..15]$$
  
 $(SP-2) \leftarrow r[0..7]$   
 $SP \leftarrow SP-2$ 



Bytes: 2

Cycles: 4

Flags: none

Opcode: 00Ax

#### **Data Transfer Instructions**

## **Pop Register**

**POP** 

POP r

The value at the top of the runtime stack is popped and stored into register *r*.

$$r[0..7] \leftarrow (SP + 1)$$

$$r[8..15] \leftarrow (SP + 2)$$

$$SP \leftarrow SP + 2$$



Bytes: 2

Cycles: 4

Flags: none

Opcode: 00Bx

## TINY I/O Instructions

Input IN

IN r

The next byte from standard input is copied into the low order byte of register r. The high order byte of register r is set to zero.

$$r[0..7] \leftarrow \text{stdin}$$
  
 $r[8..15] \leftarrow 0$ 



Bytes: 2

Cycles: 3

Flags: none

Opcode: 00Cx

## TINY I/O Instructions

Output OUT

OUT r

The low order byte of register r is written to standard output.

stdout 
$$\leftarrow r[0..7]$$



Bytes: 2

Cycles: 3

Flags: none

Opcode: 00Dx

Negate NEG

NEG r

The contents of register r is replaced with it's two's complement.

 $r \leftarrow -r$ 



Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 007x

### **Absolute Value**

**ABS** 

ABS r

The contents of register r is replaced with it's absolute value.

$$r \leftarrow |r|$$



Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 008x

### Sign Extend

**EXT** 

EXT r

Converts a signed byte to a signed word by propagating the sign bit (bit position 7) of the low order byte to the high order byte (bit positions 8-15) of register.

$$r[8] \leftarrow r[7]$$
 $r[9] \leftarrow r[7]$ 
 $r[10] \leftarrow r[7]$ 
 $r[11] \leftarrow r[7]$ 
 $r[12] \leftarrow r[7]$ 
 $r[13] \leftarrow r[7]$ 
 $r[14] \leftarrow r[7]$ 
 $r[15] \leftarrow r[7]$ 



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: 009x

Compare CMP

CMP 
$$r_1$$
,  $r_2$ 

The contents of register  $r_2$  is subtracted from the contents of register  $r_1$ . The result is discarded after setting the condition codes according to the result of the subtraction.

$$r_2 - r_1$$



Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 02xx

## **Compare Quick**

**CMPQ** 

CMPQ r, value

The contents of the 4-bit unsigned immediate value is subtracted from the contents of register r. The result is discarded after setting the condition codes according to the result of the subtraction.

r – value

| 0  | 0  | 0  | 0  | 0  | 1  | 0 | 0 |   | valı | ue |   |   | r |   |   |
|----|----|----|----|----|----|---|---|---|------|----|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5  | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 04xx

Add ADD

ADD 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_2$  is added to the contents of register  $r_1$  and the result is placed in register  $r_t$ .

$$r_t \leftarrow r_1 + r_2$$

| 0  | 1  | 0  | 1  |    | r <sub>1</sub> |   |   |   | <b>r</b> 2 | ? |   |   | <b>r</b> t |   |   |
|----|----|----|----|----|----------------|---|---|---|------------|---|---|---|------------|---|---|
| 15 | 14 | 13 | 12 | 11 | 10             | 9 | 8 | 7 | 6          | 5 | 4 | 3 | 2          | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 5xxx Format: RRR

Add Quick ADQ

ADDQ r, value

The 4-bit unsigned immediate value is added to the contents of register r.

$$r \leftarrow r + \text{value}$$

|   | 0  | 0  | 0  | 0  | 0  | 1  | 0 | 1 |   | valu | ue |   |   | r |   |   |
|---|----|----|----|----|----|----|---|---|---|------|----|---|---|---|---|---|
| Ī | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5  | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 05xx

Subtract SUB

SUB 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_2$  is subtracted from the contents of register  $r_1$  and the result is placed in register  $r_t$ .

$$r_t \leftarrow r_1 - r_2$$

|   | 0  | 1  | 1  | 0  |    | r <sub>1</sub> |   |   |   | <b>r</b> 2 | ? |   |   | <b>r</b> t |   |   |
|---|----|----|----|----|----|----------------|---|---|---|------------|---|---|---|------------|---|---|
| Ī | 15 | 14 | 13 | 12 | 11 | 10             | 9 | 8 | 7 | 6          | 5 | 4 | 3 | 2          | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 6xxx Format: RRR

### **Subtract Quick**

**SUBQ** 

SUBQ r, value

The 4-bit unsigned immediate value is subtracted from the contents of register r.

$$r \leftarrow r$$
 – value

| 0  | 0  | 0  | 0  | 0  | 1  | 1 | 0 |   | valı | ue |   |   | r |   |   |
|----|----|----|----|----|----|---|---|---|------|----|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5  | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 06xx

Multiply MUL

$$\mathsf{MUL} \quad r_1, \, r_2, \, r_t$$

The contents of the register  $r_1$  is multiplied by the contents of register  $r_2$  and the result is placed in register  $r_t$ .

$$r_t \leftarrow r_1 \times r_2$$

|   | 0 1 1 1 |    |    |    | r <sub>1</sub> |    |   |   |   | <b>r</b> 2 |   |   |   | r <sub>t</sub> |   |   |
|---|---------|----|----|----|----------------|----|---|---|---|------------|---|---|---|----------------|---|---|
| • | 15      | 14 | 13 | 12 | 11             | 10 | 9 | 8 | 7 | 6          | 5 | 4 | 3 | 2              | 1 | 0 |

Bytes: 2

Cycles: 3

Flags: Z, N, C

Opcode: 7xxx Format: RRR

## **Multiply Quick**

**MULQ** 

MULQ r, value

The contents of register r is multiplied by the 4-bit unsigned immediate value.

$$r \leftarrow r \times \text{value}$$



Bytes: 2

Cycles: 3

Flags: Z, N, C

Opcode: 07xx

Divide DIV

$$\mathsf{DIV} \qquad r_1,\, r_2,\, r_t$$

The contents of the register  $r_1$  is divided by the contents of register  $r_2$  and the quotient is placed in register  $r_t$ .

$$r_t \leftarrow r_1 \div r_2$$

| 1  | 0  | 0  | 0  |    | r <sub>1</sub> |   |   |   | <b>r</b> 2 | ? |   |   | <b>r</b> t |   |   |
|----|----|----|----|----|----------------|---|---|---|------------|---|---|---|------------|---|---|
| 15 | 14 | 13 | 12 | 11 | 10             | 9 | 8 | 7 | 6          | 5 | 4 | 3 | 2          | 1 | 0 |

Bytes: 2

Cycles: 4

Flags: Z, N, C

Opcode: 8xxx Format: RRR

Divide Quick DIVQ

DIVQ r, value

The contents of register r is divided by the 4-bit unsigned immediate value.

$$r \leftarrow r \div \text{value}$$

| 0  | 0  | 0  | 0  | 1  | 0  | 0 | 0 |   | val | ue |   |   | r |   |   |
|----|----|----|----|----|----|---|---|---|-----|----|---|---|---|---|---|
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 4

Flags: Z, N, C

Opcode: 08xx

Modulo MOD

$$\mathsf{MOD} \quad r_1, \, r_2, \, r_t$$

The contents of the register  $r_1$  is divided by the contents of register  $r_2$  and the remainder is placed in register  $r_r$ .

$$r_t \leftarrow r_1 \% r_2$$

| 1  | 0  | 0  | 1  |    | r <sub>1</sub> |   |   |   | <b>r</b> 2 |   |   |   | r <sub>t</sub> |   |   |
|----|----|----|----|----|----------------|---|---|---|------------|---|---|---|----------------|---|---|
| 15 | 14 | 13 | 12 | 11 | 10             | 9 | 8 | 7 | 6          | 5 | 4 | 3 | 2              | 1 | 0 |

Bytes: 2

Cycles: 4

Flags: Z, N, C

Opcode: 9xxx

Format: RRR

### **Modulo Quick**

**MODQ** 

MODQ r, value

The contents of register r is divided by the 4-bit unsigned immediate value and the remainder is placed in register r.

$$r \leftarrow r \%$$
 value



Bytes: 2

Cycles: 4

Flags: Z, N, C

Opcode: 09xx

#### **Shift (Arithmetic) Left**

SAL

$$\begin{aligned} & \text{SAL} & & r_1, \, r_2, \, r_t \\ & \text{SLL} & & r_1, \, r_2, \, r_t \end{aligned}$$

The contents of the register  $r_1$  is shifted left by the count contained in register  $r_2$  and the result is placed in register  $r_t$ . Vacated bit positions are filled with zeros.

$$r_t \leftarrow r_1 << r_2$$



Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: Dxxx
Format: RRR

#### Shift (Arithmetic) Left Quick

**SALQ** 

SLLQ r, count SALQ r, count

The contents of the register r is shifted left by the 4-bit unsigned count value. Vacated bit positions are filled with zeros.

#### $r \leftarrow r << \text{count}$



Bytes: 2

Cycles: 2

Flags: Z, N, C

Opcode: 0Dxx

Format: IR

#### **Shift Arithmetic Right**

**SAR** 

SAR 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_1$  is shifted left by the count contained in register  $r_2$  and the result is placed in register  $r_t$ . Vacated bit positions are filled with the sign bit from register  $r_1$ .

$$r_t \leftarrow r_1 >> r_2$$



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: Exxx

Format: RRR

#### **Shift Arithmetic Right Quick**

**SARQ** 

SARQ r, count

The contents of the register r is shifted left by the 4-bit unsigned count value. Vacated bit positions are filled with the sign bit from register r.

$$r \leftarrow r \gg \text{count}$$



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: 0Exx

Format: IR

#### **Shift Logical Right**

**SLR** 

SLR 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_1$  is shifted right by the count contained in register  $r_2$  and the result is placed in register  $r_t$ . Vacated bit positions are filled with zeros.

$$r_t \leftarrow r_1 >>> r_2$$



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: Fxxx Format: RRR

#### **Shift Logical Right Quick**

**SLRQ** 

SLRQ r, count

The contents of the register r is shifted right by the 4-bit unsigned count value. Vacated bit positions are filled with zeros.

 $r \leftarrow r >>> \text{count}$ 

|   | 0  | 0  | 0  | 0  | 1  | 1  | 1 | 1 | count |   |   | r |   |   |   |  |
|---|----|----|----|----|----|----|---|---|-------|---|---|---|---|---|---|--|
| Ī | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7     | 6 | 5 | 4 | 3 | 2 | 1 |  |

Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: 0Fxx

Format: IR

Logical Not NOT

NOT 
$$r_s$$
,  $r_t$ 

The one's complement of the contents of register  $r_s$  is placed in register  $r_t$ .

$$r_t \leftarrow \sim r_s$$



Words: 1

Clocks: 2

Flags: Z, N, C\*

\*cleared

Logical And AND

AND 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_1$  is (bitwise) and ed with the contents of register  $r_2$  and the result is placed in register  $r_t$ .

$$r_t \leftarrow r_1 \& r_2$$



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: Axxx Format: RRR

### **Logical And Quick**

**ANDQ** 

ANDQ r, value

The contents of the register r is and ed with the 4-bit unsigned immediate value.

 $r \leftarrow r \& \text{value}$ 



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: 0Axx

Format: IR

Logical Or OR

OR 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_1$  is (bitwise) or'ed with the contents of register  $r_2$  and the result is placed in register  $r_r$ .

$$r_t \leftarrow r_1 \mid r_2$$

| 1  | 0  | 1  | 1  | r <sub>1</sub> |    |   |   | <b>r</b> 2 |   |   | r <sub>t</sub> |   |   |   |   |
|----|----|----|----|----------------|----|---|---|------------|---|---|----------------|---|---|---|---|
| 15 | 14 | 13 | 12 | 11             | 10 | 9 | 8 | 7          | 6 | 5 | 4              | 3 | 2 | 1 | 0 |

Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: Bxxx

Format: RRR

### **Logical Or Quick**

**ORQ** 

ORQ r, value

The contents of the register r is or'ed with the 4-bit unsigned immediate value.

$$r \leftarrow r \mid \text{value}$$



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: 0Bxx

Format: IR

### **Logical Exclusive Or**

**XOR** 

XOR 
$$r_1$$
,  $r_2$ ,  $r_t$ 

The contents of the register  $r_1$  is (bitwise) exclusive or'ed with the contents of register  $r_2$  and the result is placed in register  $r_t$ .

$$r_t \leftarrow r_1 \oplus r_2$$



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: Cxxx

Format: RRR

#### **Logical Exclusive Or Quick**

**XORQ** 

XORQ r, value

The contents of the register r is exclusive or'ed with the 4-bit unsigned immediate value.

 $r \leftarrow r \oplus \text{value}$ 



Bytes: 2

Cycles: 2

Flags: Z, N, C\*

\*cleared

Opcode: 0Cxx

Format: IR

### **Branch (always)**

В

#### B address

Control is transferred to the instruction located at the address specified by the second word of the instruction.

$$PC \leftarrow address$$



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0001

#### **Branch Equal**

**BEQ** 

BEQ address
BE address
BZ address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Zero flag is set.

if Z then  $PC \leftarrow$  address



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0002

#### **Branch Not Equal**

**BNE** 

BNE address BNZ address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Zero flag is not set.

if !Z then  $PC \leftarrow address$ 



Bytes: 4 Cycles: 4

Flags: none

Opcode: 0003

Branch Less BLT

BLT address
BL address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Negative flag is set.

if N then  $PC \leftarrow$  address



Bytes: 4 Cycles: 4

Flags: none

Opcode: 0004

#### **Branch Less Equal**

**BLE** 

BLE address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Zero flag or the Negative flag is set.

if 
$$N \mid Z$$
 then  $PC \leftarrow address$ 



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0005

#### **Branch Greater**

**BGT** 

BGT address BG address

Control is transferred to the instruction located at the address specified by the second word of the instruction if neither the Zero flag nor the Negative flag is set.

if !(N|Z) then  $PC \leftarrow$  address



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0007

#### **Branch Greater Equal**

**BGE** 

BGE address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Negative flag is not set.

if !N then  $PC \leftarrow$  address



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0006

#### **Branch Less (unsigned)**

**BLTU** 

BLTU address BLU address BC address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Carry flag is set.

if C then  $PC \leftarrow$  address



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0008

#### **Branch Less Equal (unsigned)**

**BLEU** 

BLEU address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Carry or the Zero flag is set.

if 
$$C \mid Z$$
 then  $PC \leftarrow$  address



Bytes: 4

Cycles: 4

Flags: none

Opcode: 0009

#### **Branch Greater (unsigned)**

**BGTU** 

BGTU address BGU address

Control is transferred to the instruction located at the address specified by the second word of the instruction if neither the Carry nor the Zero flag is set.

if !(C|Z) then  $PC \leftarrow$  address



Bytes: 4

Cycles: 4

Flags: none

Opcode: 000B

#### **Branch Greater Equal (unsigned)**

**BGEU** 

BGEU address BNC address

Control is transferred to the instruction located at the address specified by the second word of the instruction if the Carry flag is not set.

if !C then  $PC \leftarrow$  address



Bytes: 4 Cycles: 4

Flags: none

Opcode: 000A

#### Jump (Indirect)

**JUMP** 

JUMP r

Control is transferred to the instruction located at the address specified by the contents of the register *r*.

$$PC \leftarrow r$$



Bytes: 2

Cycles: 2

Flags: none

Opcode: 00Ex

Format: R

#### **Halt Execution**

**HALT** 

**HALT** 

Execution of instructions is suspended; the PC and flags are cleared. The halted flag is set.

$$PC \leftarrow 0$$
$$H \leftarrow \text{true}$$



Bytes: 2

Cycles: 2

Flags: H, Z\*, N\*, C\*

\*cleared

Opcode: 0000 Format: OP Call CALL

#### CALL address

The address of the instruction following the call instruction is pushed onto the top of the stack. Then control is transferred to the instruction located at the address specified in the second word of the instruction.

$$(SP-1) \leftarrow PC[8..15]$$
  
 $(SP-2) \leftarrow PC[0..7]$   
 $SP \leftarrow SP-2$   
 $PC \leftarrow \text{address}$ 



Bytes: 4

Cycles: 6

Flags: none

Opcode: 000C

#### **Execute (Call Indirect)**

**EXEC** 

EXEC r

The address of the instruction following the call instruction is pushed onto the top of the stack. Then control is transferred to the instruction located at the address specified by the contents of register *r*.

$$(SP-1) \leftarrow PC[8..15]$$

$$(SP-2) \leftarrow PC[0..7]$$

$$SP \leftarrow SP - 2$$

$$PC \leftarrow r$$



Bytes: 2

Cycles: 4

Flags: none

Opcode: 00Fx

Format: R

Return RET

**RET** 

Control is transferred to the address obtained by popping a value off the top of the stack.

$$PC[0..7] \leftarrow (SP + 1))$$

$$PC[8..15] \leftarrow (SP + 2)$$

$$SP \leftarrow SP + 2$$



Bytes: 2

Cycles: 4
Flags: none

Opcode: 000D

Format: OP

# TINY Debugging Support

### **Register Display**

**REGS** 

**REGS** 

If the virtual machine is in debugging mode, then then contents of the registers is displayed on standard output.



Bytes: 2

Cycles: 2

Flags: none

Opcode: 000E

Format: OP

# TINY Debugging Support

### **Memory Dump**

**DUMP** 

**DUMP** 

If the virtual machine is in debugging mode, then then contents of memory is displayed on standard output (lines that are all zeros are skipped).



Bytes: 2 Cycles: 2

Flags: none

Opcode: 000F Format: OP

#### **TINY Instruction Set**

#### Quick Reference

| Encoding | Opcode | Encoding | Opcode |
|----------|--------|----------|--------|
| 0000     | HALT   | 01xx     | MOV    |
| 0001     | В      | 02xx     | СМР    |
| 0002     | BEQ    | 03xx     | LDQ    |
| 0003     | BNE    | 04xx     | CMPQ   |
| 0004     | BLT    | 05xx     | ADDQ   |
| 0005     | BLE    | 06xx     | SUBQ   |
| 0006     | BGE    | 07xx     | MULQ   |
| 0007     | BGT    | 08xx     | DIVQ   |
| 0008     | BLTU   | 09xx     | MODQ   |
| 0009     | BLEU   | 0Axx     | ANDQ   |
| 000A     | BGEU   | 0Bxx     | ORQ    |
| 000B     | BGTU   | 0Cxx     | XORQ   |
| 000C     | CALL   | 0Dxx     | SALQ   |
| 000D     | RET    | 0Exx     | SARQ   |
| 000E     | REGS   | 0Fxx     | SLRQ   |
| 000F     | DUMP   | 1xxx     | LBX    |
| 001x     | LI     | 2xxx     | LWX    |
| 002x     | LB     | 3xxx     | STBX   |
| 003x     | LW     | 4xxx     | STWX   |
| 004x     | STB    | 5xxx     | ADD    |
| 005x     | STW    | 6xxx     | SUB    |
| 006x     | NOT    | 7xxx     | MUL    |
| 007x     | NEG    | 8xxx     | DIV    |
| 008x     | ABS    | 9xxx     | MOD    |
| 009x     | EXT    | Axxx     | AND    |
| 00Ax     | PUSH   | Bxxx     | OR     |
| 00Bx     | POP    | Cxxx     | XOR    |
| 00Cx     | IN     | Dxxx     | SAL    |
| 00Dx     | OUT    | Exxx     | SAR    |
| 00Ex     | JUMP   | Fxxx     | SLR    |
| 00Fx     | EXEC   | -        | -      |